

March 2008

# SG6860 Low-Cost, Green-Mode PWM Controller for Flyback Converters

#### **Features**

- Green-Mode PWM
- Supports the "Blue Angel" Eco Standard
- Low Start-up Current: 9µA
- Low Operating Current: 3mA
- Leading-Edge Blanking
- Constant Output Power Limit
- Universal Input
- Built-in Synchronized Slope Compensation
- Current Mode Operation
- Cycle-by-cycle Current Limiting
- Under-Voltage Lockout (UVLO)
- Programmable PWM Frequency with Frequency Hopping
- V<sub>DD</sub> Over-Voltage Protection (Latch off)
- Gate Output Voltage Clamped at 17V
- Low Cost
- Few External Components Required
- Small SOT-26 Package

### **Applications**

- Power Adaptors
- Open-Frame SMPS

### Description

This highly integrated PWM controller provides several enhancements designed to meet the low standby-power needs of low-power SMPS. To minimize standby power consumption, a proprietary green-mode function provides off-time modulation to linearly decrease the switching frequency under light-load conditions. This green-mode function enables the power supply to meet even strict power conservation requirements.

The BiCMOS fabrication process enables reducing the start-up current to  $9\mu A$  and the operating current to 3mA. To further improve power conservation, a large start-up resistance can be used. Built-in synchronized slope compensation ensures the stability of peak current mode control. Proprietary internal compensation provides a constant output power limit over a universal AC input range  $(90V_{AC}$  to  $264V_{AC})$ . Pulse-by-pulse current limiting ensures safe operation even during short-circuits.

To protect the external power MOSFET from being damaged by supply over voltage, the SG6860's output driver is clamped at 17V. SG6860 controllers can improve the performance and reduce the production cost of power supplies. The SG6860 can replace linear and RCC-mode power adapters. It is available in 8-pin DIP and 6-pin SOT-26 packages.

### **Ordering Information**

| Part Number | Operating Temperature Range | Package                          | Packing Method |  |
|-------------|-----------------------------|----------------------------------|----------------|--|
| SG6860TZ    | -40°C to +85°C              | Small SOT-26 Package             | Tape & Reel    |  |
| SG6860DZ    | -40°C to +85°C              | 8-pin Dual in-line Package (DIP) | Rail           |  |

All packages are lead free per JEDEC: J-STD-020B standard.

## **Application Diagram**



Figure 1. Typical Application

## **Block Diagram**



Figure 2. Function Block Diagram

## **Pin Configuration**







Figure 4. SOT Pin Configuration (Top View)

## **Pin Definitions**

| Pin #<br>DIP | Pin #<br>(SOT) | Name  | Description                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|--------------|----------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1            | (6)            | GATE  | Driver Output. The totem-pole output driver for driving the power MOSFET.                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 2            | (5)            | VDD   | Power Supply.                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 3            |                | NC    | No Connection.                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 4            | (4)            | SENSE | <b>Current Sense</b> . This pin senses the voltage across a resistor. When the voltage reaches the internal threshold, PWM output is disabled, which activates over-current protection. This pin also provides current amplitude data for current-mode control.                                                                                                                                                      |  |  |  |
| 5            | (3)            | RI    | Reference Setting. A resistor connected from the RI pin to ground generates a constant current source used to charge an internal capacitor and determine the switching frequency. Increasing the resistance reduces the amplitude of the current source and reduces the switching frequency. A 95kΩ resistor, R <sub>I</sub> , results in a 13μA constant current, I <sub>I</sub> , and a 70kHz switching frequency. |  |  |  |
| 6            |                | NC    | No Connection.                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 7            | (2)            | FB    | Feedback.                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 8            | (1)            | GND   | Ground. For ATX SMPS, it detects AC line voltage through the main transformer.                                                                                                                                                                                                                                                                                                                                       |  |  |  |

## **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol             | Parameter                                            | Min. | Max. | Unit  |      |
|--------------------|------------------------------------------------------|------|------|-------|------|
| $V_{VDD}$          | DC Supply Voltage                                    |      |      | 30    | V    |
| $V_{FB}$           | Input Voltage to FB Pin                              |      | -0.3 | 7.0   | V    |
| V <sub>SENSE</sub> | Input Voltage to Sense Pin                           |      | -0.3 | 7.0   | V    |
| P <sub>D</sub>     | Power Dissipation                                    |      |      | 300   | mW   |
| TJ                 | Operating Junction Temperature                       |      | +150 | °C    |      |
| 0                  | SOT                                                  |      |      | 208.4 | °C/W |
| $\theta_{JA}$      | Thermal Resistance (Junction-to-Air)                 | DIP  |      | 82.5  | °C/W |
| T <sub>STG</sub>   | Storage Temperature Range                            | -55  | +150 | °C    |      |
| TL                 | Lead Temperature (Wave Soldering or IR, 10 sec       |      | +260 | °C    |      |
| ESD                | Electrostatic Discharge Capability, Human Body Model |      |      | 3.5   | KV   |
| ESD                | Electrostatic Discharge Capability, Machine Model    |      |      | 200   | V    |

#### Notes:

- 1. All voltage values, except differential voltage, are given with respect to GND pin.
- 2. Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device.

## **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol         | Parameter                     | Min. | Тур. | Max. | Unit |
|----------------|-------------------------------|------|------|------|------|
| T <sub>A</sub> | Operating Ambient Temperature | -40  |      | +85  | °C   |

### **Electrical Characteristics**

 $V_{DD}$  =15V,  $T_A$ = 25°C, unless noted operating specs.

| Symbol                  | Parameter                                         | Conditions                                   | Min. | Тур. | Max. | Units |
|-------------------------|---------------------------------------------------|----------------------------------------------|------|------|------|-------|
| V <sub>DD</sub> Section | on                                                |                                              |      | 1    | I.   |       |
| V <sub>DD-OP</sub>      | Continuous Operation Voltage                      |                                              |      |      | 22   | V     |
| $V_{DD\text{-}ON}$      | Turn-on Threshold Voltage                         |                                              | 15.5 | 16.5 | 17.5 | V     |
| $V_{DD\text{-}OFF}$     | Turn-off Threshold Voltage                        |                                              | 8.5  | 9.5  | 10.5 | V     |
| I <sub>DD-ST</sub>      | Start-up Current                                  | $V_{DD}=V_{DD-ON}-0.1V$                      |      | 9    | 15   | μA    |
| I <sub>DD-OP</sub>      | Operating Supply Current                          | V <sub>DD</sub> =15V, GATE with 1nF to GND   |      | 3.0  | 3.5  | mA    |
| $V_{\text{DD-OVP}}$     | V <sub>DD</sub> Over-voltage Protection Level     | Latch off                                    | 24   | 25   | 26   | V     |
| $t_{\text{D-VDDOVP}}$   | V <sub>DD</sub> Over-voltage Protection Debounce  | Latch off                                    |      | 120  |      | μs    |
| I <sub>DD-H</sub>       | Holding Current after OVP Latch-off               | V <sub>DD</sub> =5V                          | 40   | 50   | 60   | μA    |
| Feedback                | Input Section                                     |                                              |      |      |      |       |
| Z <sub>FB</sub>         | Input Impedance                                   |                                              |      | 5    |      | ΚΩ    |
| V <sub>FB-OPEN</sub>    | FB Output High Voltage                            |                                              | 5    |      |      | V     |
| $V_{FB-OL}$             | FB Open-loop Trigger Level                        |                                              |      | 4.7  | 4    | V     |
| t <sub>D-OLP</sub>      | Delay Time of FB Pin Open-loop Protection         |                                              |      | 54   |      | ms    |
| $V_{FB-N}$              | Green-Mode Entry FB Voltage                       |                                              | 2.60 | 2.85 | 3.10 | V     |
| V <sub>FB-G</sub>       | Green-Mode Ending FB Voltage                      |                                              |      | 2.2  |      | V     |
| S <sub>G</sub>          | Green-Mode Modulation Slope                       | R <sub>I</sub> =95KΩ                         | 40   | 75   | 100  | Hz/mV |
| Current-S               | Sense Section                                     |                                              |      |      |      |       |
| Z <sub>SENSE</sub>      | Input Impedance                                   |                                              | 10   |      |      | ΚΩ    |
| t <sub>PD</sub>         | Delay to Output                                   |                                              | 40   | 55   | 100  | ns    |
| V <sub>STHFL</sub>      | Flat Threshold Voltage for Current Limit          |                                              |      | 1    |      | V     |
| V <sub>STHVA</sub>      | Valley Threshold Voltage for Current Limit        |                                              | 0.65 | 0.70 | 0.75 | V     |
| t <sub>LEB</sub>        | Leading-Edge Blanking Time                        |                                              | 250  | 300  | 350  | ns    |
| DCY <sub>SAW</sub>      | Duty Cycle of SAW Limit                           | Maximum Duty Cycle                           |      | 40   |      | %     |
| Oscillator              | r Section                                         |                                              | 7/   | l    |      |       |
| ,                       | Center Frequency                                  | D 051/0                                      | 65   | 70   | 75   | 1711  |
| fosc                    | Hopping Range                                     | - R <sub>I</sub> =95KΩ                       |      | ±4.9 |      | KHz   |
| t <sub>HOP</sub>        | Hopping Period                                    | R <sub>I</sub> =95KΩ                         |      | 3.7  |      | ms    |
| f <sub>OSC-G</sub>      | Green-Mode Frequency                              | R <sub>I</sub> =95KΩ                         |      | 20   | /    | KHz   |
| $f_{DV}$                | Frequency Variation vs. V <sub>DD</sub> Deviation | V <sub>DD</sub> =13.5 to 22V                 | 0    | 0.02 | 2.00 | %     |
| f <sub>DT</sub>         | Frequency Variation vs. Temperature Deviation     | T <sub>A</sub> =-20 to 85°C                  | ,    |      | 2    | %     |
| Output Se               | ection                                            | ·                                            |      |      |      |       |
| DCY <sub>MAX</sub>      | Maximum Duty Cycle                                |                                              | 70   | 75   | 80   | %     |
| V <sub>GATE-L</sub>     | Output Voltage Low                                | V <sub>DD</sub> =15V, I <sub>O</sub> =20mA   |      |      | 1.5  | V     |
| V <sub>GATE-H</sub>     | Output Voltage High                               | V <sub>DD</sub> =13.5V, I <sub>O</sub> =20mA | 8    |      |      | V     |
| t <sub>r</sub>          | Rising Time                                       | V <sub>DD</sub> =15V, C <sub>L</sub> =1nF    |      | 135  |      | ns    |
| t <sub>f</sub>          | Falling Time                                      | V <sub>DD</sub> =15V, C <sub>L</sub> =1nF    |      | 35   |      | ns    |
| V <sub>GATE</sub> -     | Output Clamp Voltage                              | V <sub>DD</sub> =22V                         | 16   | 17   | 18   | ٧     |

## **Typical Performance Characteristics**





Figure 5. V<sub>DD-ON</sub> vs. T<sub>A</sub>



Figure 6. V<sub>DD-OFF</sub> vs. T<sub>A</sub>



Figure 7. IDD-ST vs. TA



Figure 8. IDD-OP vs. TA



Figure 9. fosc vs. TA

Figure 10. DCY<sub>MAX</sub> vs. T<sub>A</sub>

## **Typical Performance Characteristics** (Continued)





Figure 11. V<sub>FB-N</sub> vs. T<sub>A</sub>



Figure 13. t<sub>LEB</sub> vs. T<sub>A</sub>

Temperature (°C)

Figure 12. V<sub>FB-G</sub> vs. T<sub>A</sub>

### **Functional Description**

SG6860 integrates many useful designs into one controller for low-power switch-mode power supplies. The following descriptions highlight some of the features of the SG6860 series.

#### **Start-up Current**

The start-up current is only  $9\mu A$ , which allows a start-up resistor with high resistance and low-wattage to supply the start-up power for the controller. A  $1.5M\Omega$ , 0.25W, start-up resistor and a  $10\mu F/25V$  V<sub>DD</sub> hold-up capacitor are sufficient for an AC-to-DC power adapter with a wide input range of  $90V_{AC}$  to  $264V_{AC}$ .

#### **Operating Current**

The operating current has been reduced to 3mA, which results in higher efficiency and reduces the  $V_{DD}$  hold-up capacitance requirement.

#### **Green-Mode Operation**

The proprietary green-mode function provides off-time modulation to linearly decrease the switching frequency under light-load conditions. On-time is limited to provide stronger protection against brownouts and abnormal conditions. The feedback current, which is sampled from the voltage feedback loop, is taken as the reference. Once the feedback current exceeds the threshold current, the switching frequency starts to decrease. This green-mode function dramatically reduces power consumption under light-load and zero-load conditions. Power supplies using the SG6860 can meet even strict regulations regarding standby power consumption.

#### **Oscillator Operation**

A resistor connected from the RI pin to ground generates a constant current source used to charge an internal capacitor. The charge time determines the internal clock speed and the switching frequency. Increasing the resistance reduces the amplitude of the input current and reduces the switching frequency. A  $95k\Omega$  resistor,  $R_{\rm I}$ , results in a  $13\mu A$  constant current,  $I_{\rm I}$ , and a 70kHz switching frequency. The relationship between  $R_{\rm I}$  and the switching frequency is:

$$f_{PWM} = \frac{6650}{R_1(k\Omega)}(kHz) \tag{1}$$

The range of the oscillation frequency is designed to be within  $50kHz \sim 100kHz$ .

#### Leading-Edge Blanking

Each time the power MOSFET is switched on, a turnon spike occurs at the sense-resistor. To avoid premature termination of the switching pulse, a 300ns leading-edge blanking time is built in. Conventional RC filtering can therefore be omitted. During this blanking period, the current-limit comparator is disabled and cannot switch off the gate driver.

#### **Constant Output Power Limit**

When the SENSE voltage across the sense resistor,  $R_S$ , reaches the threshold voltage (~1.00V), the output GATE drive is turned off after propagation delay,  $t_{PD}$ . This propagation delay introduces an additional current proportional to  $t_{PD} \cdot V_{IN}/L_p$ . The propagation delay is nearly constant, regardless of the input line voltage  $V_{IN}$ . Higher input line voltages result in larger additional currents. At high input line voltages, the output power limit is higher than at low input line voltages.

To compensate for this output power limit variation across a wide AC input range, the threshold voltage is adjusted by adding a positive ramp. This ramp signal rises from 0.70V to 1.00V, then flattens out at 1.00V. A smaller threshold voltage forces the output GATE drive to terminate earlier. This reduces the total PWM turnon time and makes the output power equal to that of low line input. This proprietary internal compensation ensures a constant output power limit for a wide AC input voltage range  $(90V_{AC}$  to  $264V_{AC}$ ).

#### Under-Voltage Lockout (UVLO)

The turn-on and turn-off thresholds are fixed internally at 16.5V and 9.5V. During start-up, the hold-up capacitor must be charged to 16.5V through the start-up resistor to enable SG6860. The hold-up capacitor continues to supply  $V_{\rm DD}$  until power can be delivered from the auxiliary winding of the main transformer.  $V_{\rm DD}$  must not drop below 9.5V during the start-up process. This UVLO hysteresis window ensures that the hold-up capacitor is adequate to supply  $V_{\rm DD}$  during start-up.

#### **Gate Output**

The SG6860 BiCMOS output stage is a fast totem pole gate driver. Cross conduction has been avoided to minimize heat dissipation, increase efficiency, and enhance reliability. The output driver is clamped by an internal 17V Zener diode to protect power MOSFET transistors against undesired over-voltage gate signals.

### **Built-in Slope Compensation**

The sensed voltage across the current sense resistor is used for current mode control and pulse-by-pulse current limiting. Built-in slope compensation improves stability and prevents sub-harmonic oscillations due to peak current mode control. The SG6860 has a synchronized, positively-sloped ramp built-in at each switching cycle. The slope of the ramp is:

$$\frac{0.36 \times \text{Duty}}{\text{Duty(max.)}} \tag{2}$$

#### **Noise Immunity**

Noise from the current sense or the control signal can cause significant pulse-width jitter, particularly in continuous-conduction mode. While slope compensation helps alleviate these problems, further precautions should be taken. Good placement and layout practices should be followed. Avoiding long PCB traces and component leads, locating compensation and filter components near the SG6860, and increasing power MOS gate resistance improve performance.

### **Mechanical Dimensions**



Figure 14. 6-SOTIC

#### **Dimensions**

| Symbol             |      | Millimeter |      | Inch  |       |       |
|--------------------|------|------------|------|-------|-------|-------|
|                    | Min. | Тур.       | Max. | Min.  | Тур.  | Max.  |
| Α                  |      |            | 1.45 |       |       | 0.057 |
| A1                 |      |            | 0.15 |       |       | 0.006 |
| A2                 | 0.76 | 1.03       | 1.30 | 0.030 | 0.041 | 0.051 |
| b                  | 0.30 |            | 0.50 | 0.011 |       | 0.020 |
| С                  | 0.08 |            | 0.22 | 0.003 |       | 0.009 |
| D                  |      | 2.90       |      |       | 0.114 |       |
| E                  |      | 2.80       |      |       | 0.110 |       |
| E1                 |      | 1.60       |      |       | 0.063 |       |
| е                  |      | 0.95       |      |       | 0.037 |       |
| e1                 |      | 1.90       |      |       | 0.075 |       |
| L                  | 0.30 | 0.45       | 0.60 | 0.020 | 0.018 | 0.024 |
| L1                 |      | 0.60       |      |       | 0.024 |       |
| L2                 |      | 0.25       |      |       | 0.010 |       |
| R1                 | 0.10 |            |      | 0.004 |       |       |
| R2                 | 0.10 |            | 0.25 | 0.004 |       | 0.010 |
| θ°                 | 0°   | 4°         | 8°   | 0°    | 4°    | 8°    |
| $\theta_1^{\circ}$ | 5°   | 10°        | 15°  | 5°    | 10°   | 15°   |

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: <a href="http://www.fairchildsemi.com/packaging/">http://www.fairchildsemi.com/packaging/</a>

### **Mechanical Dimensions** (Continued)







Figure 15. 8-DIPIC

### **Dimensions**

| Symbol         |       | Millimeter |        |       | Inch  |       |  |  |
|----------------|-------|------------|--------|-------|-------|-------|--|--|
| Syllibol       | Min.  | Typ.       | Max.   | Min.  | Typ.  | Max.  |  |  |
| Α              |       |            | 5.334  |       |       | 0.210 |  |  |
| A1             | 0.381 |            |        | 0.015 |       |       |  |  |
| A2             | 3.175 | 3.302      | 3.429  | 0.125 | 0.130 | 0.135 |  |  |
| b              |       | 1.524      |        |       | 0.060 |       |  |  |
| b1             |       | 0.457      |        |       | 0.018 |       |  |  |
| D              | 9.017 | 9.271      | 10.160 | 0.355 | 0.365 | 0.400 |  |  |
| E              |       | 7.620      |        |       | 0.300 |       |  |  |
| E1             | 6.223 | 6.350      | 6.477  | 0.245 | 0.250 | 0.255 |  |  |
| е              |       | 2.540      |        |       | 0.100 |       |  |  |
| L              | 2.921 | 3.302      | 3.810  | 0.115 | 0.130 | 0.150 |  |  |
| e <sub>B</sub> | 8.509 | 9.017      | 9.525  | 0.335 | 0.355 | 0.375 |  |  |
| θ°             | 0°    | 7°         | 15°    | 0°    | 7°    | 15°   |  |  |

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/





#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

ACEx® Build it Now™ CorePLUS™ CorePOWER™ CROSSVOLT™ CTL™

Current Transfer Logic™ EcoSPARK® EfficentMax™ EZSWITCH™ \*

Fairchild<sup>®</sup> Fairchild Semiconductor®

FACT\_Quiet Series™ FACT® FAST® FastvCore™ FlashWriter®\*

FPS™ F-PFS™ FRFET®

Global Power Resources Green FPS™ Green FPS™e-Series™

GTO™ IntelliMAX™ ISOPLANAR™ MegaBuck™

MICROCOUPLER™

MicroFET™ MicroPak™ MillerDrive™ MotionMax™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR® PDP SPM™ Power-SPM™ PowerTrench®

Programmable Active Droop™

**QFET** QSTM

> Quiet Series™ RapidConfigure™

Saving our world, 1mW at a time™

SmartMax™

SMART START™ SPM®

STEALTH™ SuperFET™

SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SupreMOS™

SyncFET™ SYSTEM ® The Power Franchise® p wer

TinyBoost™ TinyBuck™ TinyLogic<sup>®</sup> TINYOPTO™ TinvPower™ TinyPWM™ TinyWire™ μSerDes™

UHC Ultra FRFET™ UniFET™ VCX<sup>TM</sup> VisualMax™

\* EZSWITCH™ and FlashWriter® are trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIR CHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

- 1. Life support devices or systems are devices or systems 2. A critical component in any component of a life support, which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                               |
|--------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative / In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production      | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production     | This datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |

Rev. 134