

# FDS9945

# 60V N-Channel PowerTrench MOSFET

### **General Description**

These N Channel Logic Level MOSFET have been designed specifically to improve the overall efficiency of DC/DC converters using either synchronous or conventional switching PWM controllers.

The MOSFET feature faster switching and lower gate charge than other MOSFET with comparable RDS(on) specifications.

The result is a MOSFET that is easy and safer to drive (even at very high frequencies), and DC/DC power supply designs with higher overall efficiency.

### **Features**

- 3.5 A, 60 V.  $R_{DS(ON)} = 0.100\Omega$  @  $V_{GS} = 10$  V  $R_{DS(ON)} = 0.200\Omega$  @  $V_{GS} = 4.5$ V
- Optimized for use in switching DC/DC converters with PWM controllers
- · Very fast switching
- Low gate charge.





# Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                            | Parameter                               | Ratings    | Units       |    |
|-----------------------------------|-----------------------------------------|------------|-------------|----|
| $V_{DSS}$                         | Drain-Source Voltage                    |            | 60          | V  |
| $V_{GSS}$                         | Gate-Source Voltage                     |            | ±20         | V  |
| Ь                                 | Drain Current - Continuous              | (Note 1a)  | 3.5         | A  |
|                                   | - Pulsed                                |            | 10          |    |
| P <sub>D</sub>                    | Power Dissipation for Single Operation  | (Note 1a)  | 2           | W  |
|                                   |                                         | (Note 1b)  | 1.6         |    |
|                                   |                                         | (Note 1c)  | 1.0         |    |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperat | ture Range | -55 to +175 | °C |

### **Thermal Characteristics**

| $R_{\theta JA}$   | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 78 (steady state), 50 (10 sec) | °C/W |
|-------------------|-----------------------------------------|-----------|--------------------------------|------|
| $R_{\theta JA}$   | Thermal Resistance, Junction-to-Ambient | (Note 1c) | 135                            | °C/W |
| R <sub>0</sub> JC | Thermal Resistance, Junction-to-Case    | (Note 1)  | 40                             | °C/W |

**Package Marking and Ordering Information** 

| Device Marking | Device  | Reel Size | Tape width | Quantity   |
|----------------|---------|-----------|------------|------------|
| FDS9945        | FDS9945 | 13"       | 12mm       | 2500 units |

| Symbol                                  | Parameter                                         | Test Conditions                                                                                                                                                                 | Min | Тур              | Max               | Units |
|-----------------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|-------------------|-------|
| Off Char                                | acteristics                                       |                                                                                                                                                                                 |     | I                | I                 |       |
| BV <sub>DSS</sub>                       | Drain-Source Breakdown Voltage                    | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                                                                                                                                   | 60  |                  |                   | V     |
| ΔBV <sub>DSS</sub><br>ΔT <sub>J</sub>   | Breakdown Voltage Temperature<br>Coefficient      | $I_D = 250 \mu A$ , Referenced to $25^{\circ}C$                                                                                                                                 |     | 62.5             |                   | mV/°C |
| l <sub>DSS</sub>                        | Zero Gate Voltage Drain Current                   | $V_{DS} = 48 \text{ V},  V_{GS} = 0 \text{ V}$                                                                                                                                  |     |                  | 1                 | μΑ    |
| GSSF                                    | Gate-Body Leakage, Forward                        | $V_{GS} = 20 \text{ V}, \qquad V_{DS} = 0 \text{ V}$                                                                                                                            |     |                  | 100               | nA    |
| I <sub>GSSR</sub>                       | Gate-Body Leakage, Reverse                        | $V_{GS} = -20 \text{ V}$ $V_{DS} = 0 \text{ V}$                                                                                                                                 |     |                  | -100              | nA    |
| On Char                                 | acteristics (Note 2)                              |                                                                                                                                                                                 |     | •                |                   |       |
| V <sub>GS(th)</sub>                     | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_D = 250 \mu\text{A}$                                                                                                                                        | 1   | 2.5              | 3                 | V     |
| ΔV <sub>GS(th)</sub><br>ΔT <sub>J</sub> | Gate Threshold Voltage<br>Temperature Coefficient | $I_D = 250 \mu\text{A}$ , Referenced to $25^{\circ}\text{C}$                                                                                                                    |     | -6               |                   | mV/°C |
| R <sub>DS(on)</sub>                     | Static Drain–Source<br>On–Resistance              | $V_{GS} = 10 \text{ V}, \qquad I_D = 3.5 \text{ A}$ $V_{GS} = 4.5 \text{V}, \qquad I_D = 2.5 \text{ A}$ $V_{GS} = 10 \text{ V}, I_D = 3.5 \text{A}, T_J = 125 ^{\circ}\text{C}$ |     | 74<br>103<br>126 | 100<br>200<br>170 | mΩ    |
| I <sub>D(on)</sub>                      | On-State Drain Current                            | $V_{GS} = 10 \text{ V}, = V_{DS} = 30 \text{ V}$                                                                                                                                | 10  |                  |                   | Α     |
| <b>g</b> fs                             | Forward Transconductance                          | $V_{DS} = 5V$ , $I_D = 3.5 A$                                                                                                                                                   |     | 8.6              |                   | S     |
| Dvnamic                                 | Characteristics                                   |                                                                                                                                                                                 |     | ı                |                   |       |
| Ciss                                    | Input Capacitance                                 | $V_{DS} = 30 \text{ V}, \qquad V_{GS} = 0 \text{ V},$                                                                                                                           |     | 420              |                   | pF    |
| Coss                                    | Output Capacitance                                | f = 1.0 MHz                                                                                                                                                                     |     | 48               |                   | pF    |
| C <sub>rss</sub>                        | Reverse Transfer Capacitance                      |                                                                                                                                                                                 |     | 20               |                   | pF    |
| Switchin                                | g Characteristics (Note 2)                        |                                                                                                                                                                                 |     |                  |                   |       |
| t <sub>d(on)</sub>                      | Turn-On Delay Time                                | $V_{DD} = 30 \text{ V}, \qquad I_{D} = 1 \text{ A},$                                                                                                                            |     | 7                | 14                | ns    |
| t <sub>r</sub>                          | Turn-On Rise Time                                 | $V_{GS} = 10 \text{ V}, \qquad R_{GEN} = 6 \Omega$                                                                                                                              |     | 4.3              | 8.6               | ns    |
| t <sub>d(off)</sub>                     | Turn-Off Delay Time                               |                                                                                                                                                                                 |     | 19               | 34                | ns    |
| t <sub>f</sub>                          | Turn-Off Fall Time                                |                                                                                                                                                                                 |     | 3                | 6                 | ns    |
| $Q_g$                                   | Total Gate Charge                                 | $V_{DS} = 30 \text{ V}, \qquad I_{D} = 3.5 \text{ A},$                                                                                                                          |     | 8                | 13                | nC    |
| Q <sub>gs</sub>                         | Gate-Source Charge                                | $V_{GS} = 5 V$                                                                                                                                                                  |     | 4                |                   | nC    |
| $\overline{Q_{gd}}$                     | Gate-Drain Charge                                 | 1                                                                                                                                                                               |     | 2.5              |                   | nC    |
| Drain-So                                | ource Diode Characteristics                       | and Maximum Ratings                                                                                                                                                             |     |                  | ı                 |       |
| ls                                      | Maximum Continuous Drain–Source                   | <u> </u>                                                                                                                                                                        |     |                  | 2.1               | Α     |
| V <sub>SD</sub>                         | Drain–Source Diode Forward<br>Voltage             | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 2.1 A (Note 2)                                                                                                                          |     | 0.8              | 1.2               | V     |

<sup>1.</sup> R<sub>NA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.



a) 78°/W when mounted on a 0.5in² pad of 2 oz copper



b) 125°/W when mounted on a 0.02 in² pad of 2 oz copper



c) 135°/W when mounted on a minimum pad.

Scale 1:1 on letter size paper

2. Pulse Test: Pulse Width  $< 300\mu s$ , Duty Cycle < 2.0%

# **Typical Characteristics**



Figure 1. On-Region Characteristics.



Figure 3. On-Resistance Variation with Temperature.



Figure 5. Transfer Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

# **Typical Characteristics**





Figure 7. Gate Charge Characteristics.







Figure 9. Maximum Safe Operating Area.

Figure 10. Single Pulse Maximum Power Dissipation.



Figure 11. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in Note 1c. Transient thermal response will change depending on the circuit board design.

### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

 $ACEx^{TM}$ FASTr™ PowerTrench® SyncFET™ Bottomless™ QFET™ TinyLogic™ GlobalOptoisolator™ QSTM UHC™ CoolFET™ GTO™ **VCX**<sup>TM</sup>  $CROSSVOLT^{TM}$ QT Optoelectronics™ HiSeC™

DOME™ ISOPLANAR™ Quiet Series™

### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### PRODUCT STATUS DEFINITIONS

### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

Search:

Go

Home >> Find products >>

## FDS9945

60V N-Channel PowerTrench MOSFET

### **Contents**

- General description
- Features
- Product status/pricing/packaging
- Order Samples

### **General description**

These N Channel Logic Level MOSFET have been designed specifically to improve the overall efficiency of DC/DC converters using either synchronous or conventional switching PWM controllers.

Models

Qualification Support

The MOSFET feature faster switching and lower gate charge than other MOSFET with comparable R<sub>DS(on)</sub> specifications.

The result is a MOSFET that is easy and safer to drive (even at very high frequencies), and DC/DC power supply designs with higher overall efficiency.

#### back to top

#### **Features**

- 3.5 A, 60 V
  - $\circ$  R<sub>DS(ON)</sub> = 0.100 $\Omega$  @ V<sub>GS</sub> = 10 V
  - $\circ$  R<sub>DS(ON)</sub> = 0.200 $\Omega$  @ V<sub>GS</sub> = 4.5 V
- Optimized for use in switching DC/DC converters with PWM controllers
- Very fast switching
- Low gate charge

# BUY

**Datasheet** Download this datasheet



e-mail this datasheet I ≞ 'I



This product Use in FETBench Analysis



#### **Related Links**

Request samples

How to order products

**Product Change Notices** (PCNs)

Support

Sales support

Quality and reliability

Design center

### Product status/pricing/packaging

|     | ш |  |
|-----|---|--|
| 121 |   |  |
|     |   |  |

| Product | Product status  | Pb-free Status     | Pricing* | Package type | Leads | Packing method | Package Marking Convention**                                                                                                                         |
|---------|-----------------|--------------------|----------|--------------|-------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| FDS9945 | Full Production | Full<br>Production | \$0.74   | <u>SO-8</u>  | 8     | TAPE REEL      | Line 1: <b>\$Y</b> (Fairchild logo) & <b>Z</b> (Asm. Plant Code) & <b>2</b> (2-Digit Date Code) & <b>T</b> (Die Trace Code) Line 2: FDS Line 3: 9945 |

<sup>\*</sup> Fairchild 1,000 piece Budgetary Pricing

\*\* A sample button will appear if the part is available through Fairchild's on-line samples program. If there is no sample button, please contact a Fairchild distributor to obtain samples



Indicates product with Pb-free second-level interconnect. For more information click here.

Package marking information for product FDS9945 is available. Click here for more information .

### back to top

#### Models

| Package & leads Condition Temperature range |                   | Software version | Revision date |             |  |  |
|---------------------------------------------|-------------------|------------------|---------------|-------------|--|--|
| PSPICE                                      |                   |                  |               |             |  |  |
| SO-8-8                                      | <u>Electrical</u> | 25°C to 125°C    | Orcad 9.1     | Aug 2, 2004 |  |  |

### back to top

### **Qualification Support**

Click on a product for detailed qualification data

| Product | ] |
|---------|---|
| FDS9945 | ] |

### back to top

© 2007 Fairchild Semiconductor

