# (NPN) MJ11028, MJ11030, MJ11032 (PNP) MJ11029, MJ11033

# High-Current Complementary Silicon Power Transistors

... for use as output devices in complementary general purpose amplifier applications.

• High DC Current Gain -

 $h_{FE} = 1000 \text{ (Min)} @ I_C = 25 \text{ Adc}$  $h_{FE} = 400 \text{ (Min)} @ I_C = 50 \text{ Adc}$ 

- Curves to 100 A (Pulsed)
- Diode Protection to Rated I<sub>C</sub>
- Monolithic Construction with Built–In Base–Emitter Shunt Resistor
- Junction Temperature to +200°C

## **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Rating                                                                                        |                                     | Symbol                            | Value           | Unit          |
|-----------------------------------------------------------------------------------------------|-------------------------------------|-----------------------------------|-----------------|---------------|
| Collector–Emitter Voltage                                                                     | MJ11028/29<br>MJ11030<br>MJ11032/33 | V <sub>CEO</sub>                  | 60<br>90<br>120 | Vdc           |
| Collector-Base Voltage                                                                        | MJ11028/29<br>MJ11030<br>MJ11032/33 | V <sub>CBO</sub>                  | 60<br>90<br>120 | Vdc           |
| Emitter-Base Voltage                                                                          |                                     | $V_{EBO}$                         | 5.0             | Vdc           |
| Collector Current – Continuous<br>– Peak (Note 1)                                             |                                     | I <sub>C</sub>                    | 50<br>100       | Adc           |
| Base Current – Continuous                                                                     | Base Current – Continuous           |                                   | 2.0             | Adc           |
| Total Power Dissipation @ T <sub>C</sub> = 25°C<br>Derate Above 25°C @ T <sub>C</sub> = 100°C |                                     | P <sub>D</sub>                    | 300<br>1.71     | Watts<br>W/°C |
| Operating and Storage Junction<br>Temperature Range                                           |                                     | T <sub>J</sub> , T <sub>stg</sub> | -5 5 to +200    | °C            |

#### THERMAL CHARACTERISTICS

| Characteristic                                                   | Symbol          | Max  | Unit |
|------------------------------------------------------------------|-----------------|------|------|
| Maximum Lead Temperature for Soldering Purposes for ≤ 10 seconds | T <sub>L</sub>  | 275  | °C   |
| Thermal Resistance, Junction-to-Case                             | $R_{\theta JC}$ | 0.58 | °C/W |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

1. Pulse Test: Pulse Width = 5  $\mu$ s, Duty Cycle  $\leq$  10%.



ON Semiconductor®

http://onsemi.com

50 AMPERE
COMPLEMENTARY
DARLINGTON POWER
TRANSISTORS
60 – 120 VOLTS
300 WATTS



TO-204 (TO-3) CASE 197A STYLE 1

### **MARKING DIAGRAM**



xx = 28, 29, 30, 32, 33 A = Location Code

YY = Year WW = Work Week

## ORDERING INFORMATION

| Device  | Package | Shipping       |
|---------|---------|----------------|
| MJ110xx | TO-204  | 100 Units/Tray |

# (NPN) MJ11028, MJ11030, MJ11032 (PNP) MJ11029, MJ11033



Figure 1. Darlington Circuit Schematic

# **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted)

| Characteristic                                                                                |                             |                      | Min      | Max  | Unit |
|-----------------------------------------------------------------------------------------------|-----------------------------|----------------------|----------|------|------|
| OFF CHARACTERISTICS                                                                           |                             |                      |          |      |      |
| Collector–Emitter Breakdown Voltage (Note 1) (I <sub>C</sub> = 1 00 mAdc, I <sub>B</sub> = 0) | MJ11028, MJ11029<br>MJ11030 | V <sub>(BR)CEO</sub> | 60<br>90 | _    | Vdc  |
|                                                                                               | MJ11032, MJ11033            |                      | 120      | _    |      |
| Collector–Emitter Leakage Current                                                             |                             | I <sub>CER</sub>     |          |      | mAdc |
| $(V_{CE} = 60 \text{ Vdc}, R_{BE} = 1 \text{ k ohm})$                                         | MJ11028, MJ11029            |                      | _        | 2    |      |
| $(V_{CE} = 90 \text{ Vdc}, R_{BE} = 1 \text{ k ohm})$                                         | MJ11030                     |                      |          | 2    |      |
| (V <sub>CE</sub> = 120 Vdc, R <sub>BE</sub> = 1 k ohm)                                        | MJ11032, MJ11033            |                      | _        | 2    |      |
| $(V_{CE} = 60 \text{ Vdc}, R_{BE} = 1 \text{ k ohm}, T_{C} = 150^{\circ}\text{C})$            | MJ11028, MJ11029            |                      | _        | 10   |      |
| $(V_{CE} = 120 \text{ Vdc}, R_{BE} = 1 \text{ k ohm}, T_{C} = 150^{\circ}\text{C})$           | MJ11032, MJ11033            |                      | _        | 10   |      |
| Emitter Cutoff Current (V <sub>BE</sub> = 5 Vdc, I <sub>C</sub> = 0)                          |                             | I <sub>EBO</sub>     | _        | 5    | mAdc |
| Collector–Emitter Leakage Current (V <sub>CE</sub> = 50 Vdc, I <sub>B</sub> = 0)              |                             | I <sub>CEO</sub>     | _        | 2    | mAdc |
| ON CHARACTERISTICS (Note 1)                                                                   |                             |                      |          |      |      |
| DC Current Gain                                                                               |                             | h <sub>FE</sub>      |          |      | _    |
| $(I_C = 25 \text{ Adc}, V_{CE} = 5 \text{ Vdc})$                                              |                             |                      | 1 k      | 18 k |      |
| $(I_C = 50 \text{ Adc}, V_{CE} = 5 \text{ Vdc})$                                              |                             |                      | 400      | _    |      |

| DC Current Gain                                  | h <sub>FE</sub>      |     |      | _   |
|--------------------------------------------------|----------------------|-----|------|-----|
| $(I_C = 25 \text{ Adc}, V_{CE} = 5 \text{ Vdc})$ |                      | 1 k | 18 k |     |
| $(I_C = 50 \text{ Adc}, V_{CE} = 5 \text{ Vdc})$ |                      | 400 | -    |     |
| Collector–Emitter Saturation Voltage             | V <sub>CE(sat)</sub> |     |      | Vdc |
| $(I_C = 25 \text{ Adc}, I_B = 250 \text{ mAdc})$ | , ,                  | _   | 2.5  |     |
| $(I_C = 50 \text{ Adc}, I_B = 500 \text{ mAdc})$ |                      | _   | 3.5  |     |
| Base–Emitter Saturation Voltage                  | V <sub>BE(sat)</sub> |     |      | Vdc |
| $(I_C = 25 \text{ Adc}, I_B = 200 \text{ mAdc})$ | (****,               | _   | 3.0  |     |
| $(I_C = 50 \text{ Adc}, I_B = 300 \text{ mAdc})$ |                      | _   | 4.5  |     |

<sup>1.</sup> Pulse Test: Pulse Width  $\leq$  300  $\mu s,$  Duty Cycle  $\leq$  2.0%.

# (NPN) MJ11028, MJ11030, MJ11032 (PNP) MJ11029, MJ11033



There are two limitations on the power–handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate  $I_C - V_{CE}$  limits of the transistor that must be observed for reliable operation, i.e., the transistor must not be subjected to greater dissipation than the curves indicate.

The data of Figure 2 is based on  $T_{J(pk)} = 200^{\circ}C$ ;  $T_{C}$  is variable depending on conditions. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown.

Figure 2. DC Safe Operating Area



V<sub>CE</sub>, COLLECTOR-EMITTER VOLTAGE (VOLTS) MJ11029, MJ11033 PNP MJ11028, MJ11030, MJ11032 NPN  $T_J = 25^{\circ}C$ V<sub>BE(sat)</sub>  $I_{\rm C}/I_{\rm B}=100$ **80** μs (PULSED) V<sub>CE(sat)</sub> 2 3 10 20 50 100 IC, COLLECTOR CURRENT (AMP)

Figure 3. DC Current Gain

Figure 4. "On" Voltage

# (NPN) MJ11028, MJ11030, MJ11032 (PNP) MJ11029, MJ11033

# **PACKAGE DIMENSIONS**

**TO-204 (TO-3)** CASE 197A-05 ISSUE K





#### NOTES

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: INCH.

|     | INC       | NCHES MILLIMETER |           |       |
|-----|-----------|------------------|-----------|-------|
| DIM | MIN       | MAX              | MIN       | MAX   |
| Α   | 1.530     | REF              | 38.86     | REF   |
| В   | 0.990     | 1.050            | 25.15     | 26.67 |
| С   | 0.250     | 0.335            | 6.35      | 8.51  |
| D   | 0.057     | 0.063            | 1.45      | 1.60  |
| Е   | 0.060     | 0.070            | 1.53      | 1.77  |
| G   | 0.430 BSC |                  | 10.92 BSC |       |
| Н   | 0.215 BSC |                  | 5.46 BSC  |       |
| K   | 0.440     | 0.480            | 11.18     | 12.19 |
| L   | 0.665 BSC |                  | 16.89 BSC |       |
| N   | 0.760     | 0.830            | 19.31     | 21.08 |
| Q   | 0.151     | 0.165            | 3.84      | 4.19  |
| U   | 1.187     | 1.187 BSC        |           | BSC   |
| V   | 0.131     | 0.188            | 3.33      | 4.77  |

STYLE 1: PIN 1. BASE 2. EMITTER CASE: COLLECTOR

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.