### FAIRCHILD

SEMICONDUCTOR

## CD4015BC Dual 4-Bit Static Shift Register

#### **General Description**

The CD4015BC contains two identical, 4-stage, serial-input/parallel-output registers with independent "Data", "Clock," and "Reset" inputs. The logic level present at the input of each stage is transferred to the output of that stage at each positive-going clock transition. A logic high on the "Reset" input resets all four stages covered by that input. All inputs are protected from static discharge by a series resistor and diode clamps to V<sub>DD</sub> and V<sub>SS</sub>.

#### **Features**

- Wide supply voltage range: 3.0V to 18V
- High noise immunity: 0.45 V<sub>DD</sub> (typ.)
- Low power TTL: Fan out of 2 driving 74L compatibility: or 1 driving 74LS
- Medium speed operation: 8 MHz (typ.) clock rate

October 1987

Revised January 1999

■ Fully static design: @V<sub>DD</sub> - V<sub>SS</sub> = 10V

#### Applications

- Serial-input/parallel-output data queueing
- Serial to parallel data conversion
- General purpose register

#### Ordering Code:

| Order Number | Package Number | Package Description                                                          |
|--------------|----------------|------------------------------------------------------------------------------|
| CD4015BCM    | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow |
| CD4015BCN    | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide       |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

#### **Connection Diagram**

#### **Truth Table**





| CL<br>(Note 1) | D | R | <b>Q</b> <sub>1</sub> | Q <sub>n</sub> |             |
|----------------|---|---|-----------------------|----------------|-------------|
| γ              | 0 | 0 | 0                     | $Q_{n-1}$      |             |
| ~              | 1 | 0 | 1                     | $Q_{n-1}$      |             |
| ~              | Х | 0 | Q <sub>1</sub>        | Qn             | (No change) |
| х              | Х | 1 | 0                     | 0              |             |

X = Don't Care Case Note 1: Level Change

© 1999 Fairchild Semiconductor Corporation DS005948.prf

www.fairchildsemi.com



www.fairchildsemi.com

#### Absolute Maximum Ratings(Note 2) (Note 3)

| (Note 3)                                    |                                   |
|---------------------------------------------|-----------------------------------|
| DC Supply Voltage (V <sub>DD</sub> )        | -0.5 to +18 V <sub>DC</sub>       |
| Input Voltage (V <sub>IN</sub> )            | –0.5 to V_DD +0.5 V_DC            |
| Storage Temperature Range (T <sub>S</sub> ) | $-65^{\circ}C$ to $+150^{\circ}C$ |
| Power Dissipation (P <sub>D</sub> )         |                                   |
| Dual-In-Line                                | 700 mW                            |
| Small Outline                               | 500 mW                            |
| Lead Temperature (TL)                       |                                   |
| (Soldering, 10 seconds)                     | 260°C                             |
|                                             |                                   |

DC Electrical Characteristics (Note 3)

# Recommended Operating Conditions

DC Supply Voltage (V<sub>DD</sub>) Input Voltage (V<sub>IN</sub>) +3 to +15 V<sub>DC</sub> 0 to V<sub>DD</sub> V<sub>DC</sub> -40°C to +85°C CD4015BC

Operating Temperature Range  $(T_A)$   $-40^{\circ}$ C to  $+85^{\circ}$ C Note 2: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed; they are not meant to imply that

the devices should be operated at these limits. The tables of "Recommended Operating Conditions" and "Electrical Characteristics" provide conditions for actual device operation.

Note 3:  $V_{SS} = 0V$  unless otherwise specified.

#### -40°C +25°C +85°C Symbol Parameter Conditions Units Min Max Min Тур Max Min Max I<sub>DD</sub> Quiescent Device $V_{DD} = 5V, V_{IN} = V_{DD} \text{ or } V_{SS}$ 20 0.005 20 150 μA Current $V_{DD} = 10V, V_{IN} = V_{DD} \text{ or } V_{SS}$ 40 0.010 40 300 μA $V_{DD} = 15V, V_{IN} = V_{DD} \text{ or } V_{SS}$ 80 0.015 80 600 μΑ VOL LOW Level $V_{DD} = 5V$ 0.05 0 0.05 0.05 V 0.05 Output Voltage $V_{DD} = 10V$ 0.05 0.05 V 0 $V_{DD} = 15V$ 0.05 0 0.05 0.05 V HIGH Level $V_{DD} = 5V$ 4.95 Vон 4.95 5 4.95 ۷ Output Voltage $V_{DD} = 10V$ 9.95 9.95 10 9.95 ٧ $V_{DD} = 15V$ 14.95 14.95 15 14.95 V VIL LOW Level $V_{DD} = 5V, \ V_O = 0.5V \ or \ 4.5V$ 1.5 2.25 1.5 1.5 V Input Voltage $V_{DD} = 10V, V_{O} = 1.0V \text{ or } 9.0V$ 3.0 4.50 3.0 3.0 ٧ $V_{DD} = 15V, V_O = 1.5V \text{ or } 13.5V$ 4.0 6.75 4.0 4.0 V VIH HIGH Level $V_{DD} = 5V, V_{O} = 0.5V \text{ or } 4.5V$ 3.5 3.5 2.75 3.5 ۷ $V_{DD} = 10 V, \, V_O = 1.0 V \text{ or } 9.0 V$ 7.0 5.50 7.0 V Input Voltage 7.0 $V_{DD} = 15V, V_{O} = 1.5V \text{ or } 13.5V$ 11.0 11.0 8.25 11.0 V LOW Level Output $V_{DD} = 5V, V_{O} = 0.4V$ 0.52 0.44 0.88 0.36 loL mΑ Current (Note 4) $V_{DD} = 10V, V_{O} = 0.5V$ 1.3 2.25 0.9 mΑ 1.1 $V_{DD} = 15V, V_O = 1.5V$ 3.6 3.0 8.8 2.4 mA HIGH Level Output $V_{DD}=5V,\ V_O=4.6V$ -0.52 I<sub>OH</sub> -0.44 -0.88-0.36 mΑ Current (Note 4) V<sub>DD</sub> = 10V, V<sub>O</sub> = 9.5V -2.25 -1.3-1.1 -0.9mΑ $V_{DD} = 15V, V_{O} = 13.5V$ -3.6 -3.0 -8.8 -2.4 mΑ Input Current $V_{DD} = 15V, V_{IN} = 0V$ -0.3 -10-' μΑ IIN -0.3 -1.0 10<sup>-5</sup> $V_{DD}=15V,\ V_{IN}=15V$ 0.3 0.3 1.0 μΑ

Note 4:  ${\rm I}_{\rm OH}$  and  ${\rm I}_{\rm OL}$  are tested one output at a time.

| S |
|---|
| ш |
| S |
| Σ |
| Ö |
| 4 |
| Δ |
| C |
|   |

#### AC Electrical Characteristics (Note 5)

| Symbol                              | Parameter              | Conditions     | Min | Тур | Max | Units |
|-------------------------------------|------------------------|----------------|-----|-----|-----|-------|
| CLOCK OPERATI                       | ON                     |                |     | 1   |     |       |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay Time | $V_{DD} = 5V$  |     | 230 | 350 | ns    |
|                                     |                        | $V_{DD} = 10V$ |     | 80  | 160 | ns    |
|                                     |                        | $V_{DD} = 15V$ |     | 60  | 120 | ns    |
| t <sub>THL</sub> , t <sub>TLH</sub> | Transition Time        | $V_{DD} = 5V$  |     | 100 | 200 | ns    |
|                                     |                        | $V_{DD} = 10V$ |     | 50  | 100 | ns    |
|                                     |                        | $V_{DD} = 15V$ |     | 40  | 80  | ns    |
| t <sub>WL</sub> , t <sub>WM</sub>   | Minimum Clock          | $V_{DD} = 5V$  |     | 160 | 250 | ns    |
|                                     | Pulse-Width            | $V_{DD} = 10V$ |     | 60  | 110 | ns    |
|                                     |                        | $V_{DD} = 15V$ |     | 50  | 85  | ns    |
| t <sub>rCL</sub> , t <sub>fCL</sub> | Clock Rise and         | $V_{DD} = 5V$  |     |     | 15  | μs    |
|                                     | Fall Time              | $V_{DD} = 10V$ |     |     | 15  | μs    |
|                                     |                        | $V_{DD} = 15V$ |     |     | 15  | μs    |
| t <sub>SU</sub>                     | Minimum Data           | $V_{DD} = 5V$  |     | 50  | 100 | μs    |
|                                     | Set-Up Time            | $V_{DD} = 10V$ |     | 20  | 40  | μs    |
|                                     |                        | $V_{DD} = 15V$ |     | 15  | 30  | μs    |
| f <sub>CL</sub>                     | Maximum Clock          | $V_{DD} = 5V$  | 2   | 3.5 |     | MHz   |
|                                     | Frequency              | $V_{DD} = 10V$ | 4.5 | 8   |     | MHz   |
|                                     |                        | $V_{DD} = 15V$ | 6   | 11  |     | MHz   |
| C <sub>IN</sub>                     | Input Capacitance      | Clock Input    |     | 7.5 | 10  | pF    |
|                                     |                        | Other Inputs   |     | 5   | 7.5 | pF    |
| RESET OPERATIO                      | NC                     | ·              |     |     |     |       |
| t <sub>PHL(R)</sub>                 | Propagation Delay Time | $V_{DD} = 5V$  |     | 200 | 400 | ns    |
|                                     |                        | $V_{DD} = 10V$ |     | 100 | 200 | ns    |
|                                     |                        | $V_{DD} = 15V$ |     | 80  | 160 | ns    |
| t <sub>WH(R)</sub>                  | Minimum Reset          | $V_{DD} = 5V$  |     | 135 | 250 | ns    |
|                                     | Pulse Width            | $V_{DD} = 10V$ |     | 40  | 80  | ns    |
|                                     |                        | $V_{DD} = 15V$ |     | 30  | 60  | ns    |

Note 5: AC Parameters are guaranteed by DC correlated testing.



www.fairchildsemi.com



Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

This datasheet has been downloaded from:

www.DatasheetCatalog.com

Datasheets for electronic components.